/* * Copyright (c) 2004-2005 The Trustees of Indiana University and Indiana * University Research and Technology * Corporation. All rights reserved. * Copyright (c) 2004-2005 The University of Tennessee and The University * of Tennessee Research Foundation. All rights * reserved. * Copyright (c) 2004-2005 High Performance Computing Center Stuttgart, * University of Stuttgart. All rights reserved. * Copyright (c) 2004-2005 The Regents of the University of California. * All rights reserved. * $COPYRIGHT$ * * Additional copyrights may follow * * $HEADER$ */ #ifndef OMPI_SYS_ARCH_TIMER_H #define OMPI_SYS_ARCH_TIMER_H 1 typedef uint64_t opal_timer_t; #if OMPI_GCC_INLINE_ASSEMBLY static inline opal_timer_t opal_sys_timer_get_cycles(void) { unsigned int tbl, tbu0, tbu1; do { __asm__ __volatile__ ("mftbu %0" : "=r"(tbu0)); __asm__ __volatile__ ("mftb %0" : "=r"(tbl)); __asm__ __volatile__ ("mftbu %0" : "=r"(tbu1)); } while (tbu0 != tbu1); return (((unsigned long long)tbu0) << 32) | tbl; } #define OPAL_HAVE_SYS_TIMER_GET_CYCLES 1 #else opal_timer_t opal_sys_timer_get_cycles(void); #define OPAL_HAVE_SYS_TIMER_GET_CYCLES 1 #endif /* OMPI_GCC_INLINE_ASSEMBLY */ #endif /* ! OMPI_SYS_ARCH_TIMER_H */